## <u>Syllabus Handout</u> Department of Computer Science and Engineering

Course code: DA7020 Credit: 4 (L=3, T=2, P=0)

Course Name: Advanced Computer Architecture

Course Coordinator: Dr. Radha Guha , <a href="mailto:drradha.guha@dituniversity.edu.in">drradha.guha@dituniversity.edu.in</a>, M: 9536769279, Vedanta: 310

Faculty: Samarth Godara, Samarth.godara@gmail.com, M:8114499630, Vedanta: 318

Course Objectives:- The goal is to give students a broad and deep knowledge of contemporary computer architecture issues and techniques. This course gives an overview of computer architecture, with stresses in the underlying design principles and the impact of these principles on computer performance. General topics include design methodology, processor design, control design, memory organization, system organization, and parallel processing. This course gives students knowledge of various architectures and techniques used for building high performance scalable multithreaded and multiprocessor systems.

## Lecture Plan:

| LecNo | Contents                                                                                             | Text/ Ref.<br>Book | Pages              |
|-------|------------------------------------------------------------------------------------------------------|--------------------|--------------------|
| 1.    | Review of Fundamentals of CPU, Memory and IO:                                                        | KH, HP             | 1-45, 1-84         |
| 2.    | Trends in technology, power, energy cost, and dependability.                                         | KH, HP             | 1-45, 1-84         |
| 3.    | System attributes to performance Performance evaluation. Performance metrics, measures and speedup.  | KH, HP             | 1-45, 1-84         |
| 4.    | Modern computer architecture, architectural classification schemes, Flynn's & Feng's classification. | KH, HP             | 1-45, 1-84         |
| 5.    | Multi-tasking, multithreaded architectures.                                                          | KH                 | 1-45               |
|       |                                                                                                      | HP                 | 1-74               |
| 6.    | Multiprocessor system, shared memory, distributed memory and                                         | KH                 | 1-45               |
|       | interconnection networks. Distributed memory multi computers.                                        | HP                 | 1-74               |
| 7.    | Example solutions                                                                                    | KH                 | 1-45               |
|       |                                                                                                      | HP                 | 1-74               |
| 8.    | Example solutions                                                                                    | KH                 | 1-45               |
|       |                                                                                                      | HP                 | 1-74               |
| 9.    | Review of pipelining overview, ILP concepts.                                                         | HP                 | 172-288            |
| 10.   | Review of pipelining overview, ILP concepts.                                                         | HP                 | 172-288            |
| 11.   | Speedup, efficiency, throughput. Example solutions.                                                  | HP                 | 172-288            |
| 12    | Speedup, efficiency, throughput. Example solutions.                                                  | HP                 | 172-288            |
| 13.   | Program and network properties. Data and resource dependencies.                                      | KH                 | 51-96              |
| 14.   | Exploiting more ILP, multiple issue.                                                                 | НР                 | 172-288            |
| 15.   | Pipeline and superscalar techniques, nonlinear pipeline processors.                                  | KH                 | 265-322            |
| 16.   | Reservation table and latency analysis.                                                              | KH                 | 265-322            |
| 17.   | Reservation table and latency analysis. Examples solutions.                                          | KH                 | 265-322            |
| 18.   | Memory hierarchy principles. Memory technology and optimization.                                     |                    |                    |
|       |                                                                                                      | HP                 | 157-205<br>390-460 |
| 19.   | Memory cache mapping.                                                                                | KH                 | 157-20             |
|       |                                                                                                      | HP                 | 390-46             |

|     | Advanced opt mization of eache performance. Examples solutions.                                                                                                                                    | KH                    | 157 205 |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------|
|     |                                                                                                                                                                                                    | HP                    | 390-460 |
| 21. | Advanced opt mization of eache performance. Examples solutions.                                                                                                                                    | КН                    | 157-205 |
|     |                                                                                                                                                                                                    | HP                    | 390-460 |
| 22. | Virtual memory concepts, paging.                                                                                                                                                                   | HP                    | 450-500 |
| 23. | Virtual memory concepts, paging.                                                                                                                                                                   | НР                    | 450-500 |
| 24. | Techniques for fast address translation.                                                                                                                                                           | HP                    | 450-500 |
| 25. | Multithreaded architectures, IEEE POSIX threads, creating threads, simultaneous execution of threads.                                                                                              | НР                    | 528-665 |
| 26. | Thread synchronization using Semaphore and Mutex. Canceling the threads. VLIW processors.                                                                                                          | НР                    | 528-665 |
| 27. | Multiprocessors and thread level parallelism                                                                                                                                                       | HP                    | 528-665 |
| 28. | Symmetric shared memory architecture.                                                                                                                                                              | HP                    | 528-665 |
|     | Distributed shared memory architectures.                                                                                                                                                           | HP                    | 528-665 |
| 29. | Cache coherence and synchronization mechanisms, snoopy bus                                                                                                                                         | KH                    | 331-393 |
| 30. |                                                                                                                                                                                                    |                       |         |
|     | protocol.  Parallel Computing model, Sequential model, need of alternative model.                                                                                                                  | KH                    | 1-45    |
| 31. | Parallel computational models such as PRAM, LMCC, Hypercube, Cube                                                                                                                                  | KH                    | 1-45    |
| 32. | Connected Cycle, Butterfly, Perfect Shuffle Computers, Tree model, Pyramid model. Fully Connected model, PRAM-CREW, EREW Models.                                                                   |                       |         |
| 33. | Parallel computational models such as PRAM, LMCC, Hypercube, Cube Connected Cycle, Butterfly, Perfect Shuffle Computers, Tree model, Pyramid model, Fully Connected model, PRAM-CREW, EREW Models. | KH                    | 1-45    |
| 21  | Parallel Algorithms, PRAM Algorithms:                                                                                                                                                              | Instructor's          |         |
| 34. | raialiet nigotie-is, ***                                                                                                                                                                           | notes                 |         |
| 25  | Parallel Reduction, Prefix Sums.                                                                                                                                                                   | Instructor's          |         |
| 35. | Palanet neutron, i termositi                                                                                                                                                                       | notes                 |         |
|     | Preorder Tree Traversal, Merging two Sorted lists.                                                                                                                                                 | Instructor's          |         |
| 36. | Preorder free mayersal, Mersing and                                                                                                                                                                | notes                 |         |
|     | Matrix Multiplication, Row Column Oriented Algorithms, Block Oriented                                                                                                                              | Instructor's          |         |
| 37. | Algorithms                                                                                                                                                                                         | notes                 |         |
| 38. | Parallel Quicksort, Hyper Quicksort; Solving Linear Systems: Gaussian Elimination, Jacobi Algorithm; Parallel Algorithm Design Strategies.                                                         | Instructor's<br>notes |         |
| 39. | Review for end term exam.                                                                                                                                                                          |                       |         |
| 40. | Review for end term exam.                                                                                                                                                                          |                       |         |

**Course Learning Outcomes:-** At the end of the course students should be able to evaluate performance of different computer architecture with respect to various parameters and analyze performance of different ILP techniques. Identify cache and memory related design issues in multiprocessor architecture.

## Text Books:

Kai Hwang. Advance Computer Architecture. TMH. (aka KH).

| Publisher. (aka HP).  3.                                                                                                                                                      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reference Books:                                                                                                                                                              |
| <ol> <li>Harris and Harris Digital Design and Computer Architecture, Second Edition, MK</li> <li>Morris Mano, Computer System Architecture, Third Edition, Pearson</li> </ol> |
|                                                                                                                                                                               |
|                                                                                                                                                                               |
|                                                                                                                                                                               |
|                                                                                                                                                                               |
|                                                                                                                                                                               |
|                                                                                                                                                                               |
| Signature of Course Coordinator Signature of HOD                                                                                                                              |

Name: .....

Name:

Date: